RSS Feed Source: Academic Keys
Research Opportunities
Computer Science, Electronics and Digital Systems, Digital Electronics, Microprocessors, Heterogeneous Systems
Work description
The combination of RISC-V processors with dedicated accelerators is especially promising for edge computing; among these, CGRAs (Coarse Grained Reconfigurable Arrays) stand out for their efficiency and flexibility. However, their use is still limited by integration difficulties and poorly standardized programming models.
This grant explores the use of custom RISC-V instructions as a standardizable integration mechanism, allowing abstraction in the compilation process and transparency in the use of the CGRA by software. Specific objectives:
Adapt an existing state-of-the-art CGRA for integration with a RISC-V processor through custom instructions. Validate the functional integration between RISC-V core and CGRA using in-house co-simulation methods, and simulations of CGRA designs available in the state-of-the-art. Writing a co-authored scientific article to disseminate the results obtained.
Academic Qualifications
Bachelor’s degree or enrollment
Click this link to continue reading the article on the source website.